

Date: - 5th March 2013

Data Sheet Issue:- A1

# **Anode Shorted Gate Turn-Off Thyristor** Types G3000TF250

# **Absolute Maximum Ratings**

|                      | VOLTAGE RATINGS                                 | MAXIMUM<br>LIMITS | UNITS |
|----------------------|-------------------------------------------------|-------------------|-------|
| $V_{DRM}$            | Repetitive peak off-state voltage, (note 1)     | 2500              | V     |
| $V_{RSM}$            | Non-repetitive peak off-state voltage, (note 1) | 2500              | V     |
| $V_{\text{DC-link}}$ | Maximum continuos DC-link voltage               | 1250              | V     |
| $V_{RRM}$            | Repetitive peak reverse voltage                 | 18                | V     |
| $V_{RSM}$            | Non-repetitive peak reverse voltage             | 18                | V     |

|                     | RATINGS                                                               | MAXIMUM<br>LIMITS   | UNITS  |
|---------------------|-----------------------------------------------------------------------|---------------------|--------|
| I <sub>TGQ</sub>    | Peak turn-off current, (note 2)                                       | 3000                | Α      |
| Ls                  | Snubber loop inductance, I <sub>TM</sub> =I <sub>TGQ</sub> , (note 2) | 200                 | nΗ     |
| $I_{T(AV)M}$        | Mean on-state current, T <sub>sink</sub> =55°C (note 3)               | 1690                | Α      |
| I <sub>T(RMS)</sub> | Nominal RMS on-state current, T <sub>sink</sub> =25°C (note 3)        | 3460                | Α      |
| I <sub>TSM</sub>    | Peak non-repetitive surge current t <sub>p</sub> =10ms, (Note 4)      | 30                  | kA     |
| I <sub>TSM2</sub>   | Peak non-repetitive surge current t <sub>p</sub> =2ms, (Note 4)       | 40                  | kA     |
| I <sup>2</sup> t    | I <sup>2</sup> t capacity for fusing t <sub>p</sub> =10ms             | 4.5×10 <sup>6</sup> | $A^2s$ |
| di/dt <sub>cr</sub> | Critical rate of rise of on-state current, (note 5)                   | 500                 | A/µs   |
| P <sub>FGM</sub>    | Peak forward gate power                                               | 200                 | W      |
| $P_{RGM}$           | Peak reverse gate power                                               | 21                  | kW     |
| I <sub>FGM</sub>    | Peak forward gate current                                             | 100                 | Α      |
| $V_{RGM}$           | Peak reverse gate voltage (note 6).                                   | 18                  | V      |
| T <sub>j op</sub>   | Operating temperature range                                           | -40 to +125         | °C     |
| T <sub>stg</sub>    | Storage temperature range                                             | -40 to +125         | °C     |

#### Notes:-

- 1) V<sub>GK</sub>=-2Volts.
- 2)  $T_{j} \! = \! 125^{\circ}C, \ V_{D} \! = \! 1250V, \ V_{DM} \! \leq \! 2500V \ di_{GQ} \! / \! dt \! = \! 40A/\mu s, \ I_{TGQ} \! = \! 3000A \ and \ C_{S} \! = \! 5\mu F.$
- 3) Double-side cooled, single phase; 50Hz, 180° half-sinewave. 4) T<sub>j(initial)</sub>=125°C, single phase, 180° sinewave, re-applied voltage V<sub>D</sub>=V<sub>R</sub>≤10V.
- 5) I<sub>T</sub>=3000A repetitive, I<sub>GM</sub>=30A, di<sub>GM</sub>/dt=40A/µs. For di/dt>500A/µs please consult the factory.
- 6) May exceed this value during turn-off avalanche period.



# **Characteristics**

|                     | Parameter                                  | MIN  | TYP  | MAX | TEST CONDITIONS                                                                                                                       | UNITS |
|---------------------|--------------------------------------------|------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------|-------|
| V <sub>TM</sub>     | Maximum peak on-state voltage              | -    |      | 2.5 | I <sub>G</sub> =5A, I <sub>T</sub> =3000A                                                                                             | V     |
| IL                  | Latching current                           | -    | 40   | -   | T <sub>j</sub> =25°C                                                                                                                  | Α     |
| I <sub>H</sub>      | Holding current.                           | -    | 40   | -   | T <sub>j</sub> =25°C                                                                                                                  | Α     |
| dv/dt <sub>cr</sub> | Critical rate of rise of off-state voltage | 1000 | -    | -   | V <sub>D</sub> =3000V, V <sub>GR</sub> =-2V                                                                                           |       |
| I <sub>DRM</sub>    | Peak off state current                     | -    | -    | 60  | Rated V <sub>DRM</sub> , V <sub>GR</sub> =-2V                                                                                         | mA    |
| I <sub>RRM</sub>    | Peak reverse current                       | -    | -    | 20  | V <sub>RR</sub> =18V                                                                                                                  | mA    |
| I <sub>GKM</sub>    | Peak negative gate leakage current         | -    | -    | 20  | V <sub>GR</sub> =-18V                                                                                                                 | mA    |
| $V_GT$              |                                            | -    | 1.0  | -   | T <sub>j</sub> =-40°C                                                                                                                 | V     |
|                     | Gate trigger voltage                       | -    | 0.7  | 1   | $T_j$ =25°C $V_D$ =25V, $R_L$ =25m $\Omega$                                                                                           | V     |
|                     |                                            | -    | 0.5  | -   | T <sub>j</sub> =125°C                                                                                                                 | V     |
| l <sub>GT</sub>     | Gate trigger current                       | -    | 7.40 | 9.0 | T <sub>j</sub> =-40°C                                                                                                                 | Α     |
|                     |                                            | -    | 2.75 | 4.0 | $T_j$ =25°C $V_D$ =25V, $R_L$ =25m $\Omega$                                                                                           | Α     |
|                     |                                            |      | 0.60 | 1.0 | T <sub>j</sub> =125°C                                                                                                                 | Α     |
| t <sub>d</sub>      | Delay time                                 | -    | 1.0  | 2.0 |                                                                                                                                       | μs    |
| t <sub>gt</sub>     | Turn-on time                               | -    | 3.5  | 5.0 | $V_D$ =1250V, $I_{TGQ}$ =3000A, $di_T/dt$ =300A/ $\mu$ s, $I_{GM}$ =40A, $di_G/dt$ =30A/ $\mu$ s, $C_S$ =5 $\mu$ F, $R_S$ =5 $\Omega$ |       |
| E <sub>on</sub>     | Turn-on energy                             | -    | 0.4  | -   | 10 t, algat 00 tpc, 03 cp. , 10 022                                                                                                   | J     |
| t <sub>f</sub>      | Fall time                                  | -    | 1.5  | -   |                                                                                                                                       | μs    |
| ts                  | Storage time                               | -    | 20   | 25  | $V_{DM}$ =2000V, $I_{TGQ}$ =3000A, $di_{GQ}/dt$ =40A/ $\mu$ s, $V_{GR}$ =-16V, $C_S$ =5 $\mu$ F                                       |       |
| $t_{gq}$            | Turn-off time                              | -    | 26   | 30  |                                                                                                                                       |       |
| $I_{GQM}$           | Peak turn-off gate current                 | -    | 800  | -   |                                                                                                                                       |       |
| $Q_{GQ}$            | Turn-off gate charge                       | -    | 12   | -   |                                                                                                                                       |       |
| t <sub>tail</sub>   | Tail time                                  | -    | 12   | -   |                                                                                                                                       | μs    |
| E <sub>off</sub>    | Turn-off energy                            | -    | 3.5  | -   |                                                                                                                                       | J     |
|                     |                                            | -    | 12   | -   | Double side cooled                                                                                                                    | K/kW  |
| $R_{thJK}$          | Thermal resistance junction to sink        | -    | 26   | -   | Cathode side cooled                                                                                                                   | K/kW  |
|                     |                                            | -    | 22   | -   | Anode side cooled                                                                                                                     | K/kW  |
| F                   | Mounting force                             | 30   | -    | 44  | (see note 2)                                                                                                                          | kN    |
| $W_t$               | Weight                                     | _    | 1.5  | _   |                                                                                                                                       | kg    |

### Notes:-

- Unless otherwise indicated T<sub>j</sub>=125°C. For other clamping forces, consult factory.



#### Notes on ratings and characteristics.

#### 1. Maximum Ratings.

#### 1.1 Off-state voltage ratings.

Unless otherwise indicated, all off-state voltage ratings are given for gate conditions as diagram 1. It should be noted that  $V_{DRM}$  is the repeatable peak voltage, which may be applied to the device and does not relate to a DC operating condition.



#### 1.2 Peak turn-off current.

The figure given in maximum ratings is the highest value for normal operation of the device under conditions given in note 2 of ratings. A snubber circuit equivalent to that given in diagram 2 is assumed. If a more complex snubber, such as an Underland circuit, is employed then the equivalent  $C_s$  should be used and  $L_s$ <0.2 $\mu$ H must be ensured.



# 1.3 R.M.S and average current.

Measured as for standard thyristor conditions, double side cooled, single phase, 50Hz, 180° half-sinewave. These are included as a guide to compare the alternative types of GTO thyristors available; values cannot be applied to practical applications, as they do not include switching losses.

# 1.4 Surge rating and I2t.

Ratings are for half-sinewave, peak value against duration is given in the curve of figure 2.

### 1.5 Snubber loop inductance.

Use of GTO thyristors with snubber loop inductance,  $L_s$ <0.2 $\mu$ H implies no dangerous  $V_s$  voltages (see diagrams 2 & 3) can be applied, provided the other conditions given in note 1.2 are enforced. Alternatively  $V_s$  should be limited to 800 Volts to avoid possible device failure.



# 1.6 Gate ratings

The absolute conditions above which the gate may be damaged. It is permitted to allow  $V_{GK(AV)}$  during turn-off to exceed  $V_{RGM}$  which is the implied DC condition.



#### 2 Characteristics

#### 2.1 Instantaneous on-state voltage

Measured using a 500µs square pulse, see also the curves of figure 1 for other values of I<sub>TM</sub>.

### 2.2 Latching and holding current

These are considered to be approximately equal and only the latching current is measured, type test only as outlined below. The test circuit and wave diagrams are given in diagram 4. The anode current is monitored on an oscilloscope while  $V_D$  is increased, until the current is seen to flow during the un-gated period between the end of  $I_G$  and the application of reverse gate voltage. Test frequency is 100Hz with  $I_{GM}$  &  $I_G$  as for  $I_d$  of characteristic data.



Diagram 4, Latching test circuit and waveforms.

#### 2.3 Critical dv/dt

The gate conditions are the same as for 1.1, this characteristic is for off-state only and does not relate to dv/dt at turn-off. The measurement, type test only, is conducted using the exponential ramp method as shown in diagram 5. It should be noted that GTO thyristors have a poor static dv/dt capability if the gate is open circuit or  $R_{GK}$  is high impedance. Typical values: - dv/dt<100V/ $\mu$ s for  $R_{GK}$ >10 $\Omega$ .



Diagram 5, Definition of dV/dt.

#### 2.4 Off-state leakage.

For I<sub>DRM</sub> see notes 1.1. For gate leakage I<sub>GK</sub>, the off-state gate circuit is required to sink this leakage and still maintain minimum of –2 Volts. See diagram 6.



# 2.5 Gate trigger characteristics.

These are measured by slowly ramping up the gate current and monitoring the transition of anode current and voltage (see diagram 7). Maximum and typical data of gate trigger current, for the full junction temperature range, is given in the curves of figure 4. Only typical figures are given for gate trigger voltage for the full allowable junction temperature range. Figures 4 should be used in when considering forward gate drive circuit requirement. The gate drive requirements should always be calculated for lowest junction temperature start-up condition.





Diagram 7, Gate trigger circuit and waveforms.

2.6 Turn-on characteristics
The definitions of turn-on parameters used in the characteristic data are given in diagram 8.



Diagram 8, Turn-on wave-diagrams.

2.7 Turn-off characteristics
The definitions of turn-off parameters used in the characteristic data are given in diagram 9.



Diagram 9, Turn-off parameter definitions.



# **Curves**

Figure 1 - On-state characteristics of Limit device









Figure 3 – Instantaneous forward gate characteristics









Figure 5 – Typical forward blocking voltage vs. external gate-cathode resistance



Figure 7 – Typical turn-on energy per pulse vs. turn-on current



Figure 6-D.C. gate trigger current vs. junction temperature



Figure 8 – Maximum turn-on time vs. rate of rise of on-state current





Figure 9 – Typical peak turn-off gate current vs. turn-off current



Figure 11 – Maximum turn-off time vs. turn-off current



Figure 10 – Typical gate turn-off charge vs. turn-off current



Figure 12 – Typical turn-off energy per pulse vs. turn-off current





Figure 13 – Maximum permissible turn-off current vs. snubber capacitance



Figure 15 – typical tail time ( $I_{TGQ}$ <2A) vs. turn-off current



Figure 14 – Maximum turn-off current vs. turn-off voltage



Figure 16 – Minimum off-time to re-fire device vs. turn-off current





# **Outline Drawing & Ordering Information**



#### ORDERING INFORMATION

(Please quote 10 digit code as below)

| G3000              | TF                    | 25                                                | 0          |
|--------------------|-----------------------|---------------------------------------------------|------------|
| Fixed<br>Type Code | Fixed<br>Outline Code | Fixed Voltage Code<br>V <sub>DRM</sub> /100<br>25 | Fixed Code |

Order code: G3000TF250

#### **IXYS Semiconductor GmbH**

Edisonstraße 15 D-68623 Lampertheim Tel: +49 6206 503-0 Fax: +49 6206 503-627 E-mail: marcom@ixys.de



#### IXYS UK Westcode Ltd

Langley Park Way, Langley Park, Chippenham, Wiltshire, SN15 1GE. Tel: +44 (0)1249 444524 Fax: +44 (0)1249 659448 E-mail: <a href="mailto:sales@ixysuk.com">sales@ixysuk.com</a>

# IXYS Corporation

1590 Buckeye Drive Milpitas CA 95035-7418 Tel: +1 (408) 457 9000 Fax: +1 (408) 496 0670 E-mail: sales@ixys.net

# www.ixysuk.com

www.ixys.com

#### **IXYS Long Beach**

IXYS Long Beach, Inc 2500 Mira Mar Ave, Long Beach CĂ 90815 Tel: +1 (562) 296 6584

Fax: +1 (562) 296 6585

E-mail: <a href="mailto:service@ixyslongbeach.com">service@ixyslongbeach.com</a>

The information contained herein is confidential and is protected by Copyright. The information may not be used or disclosed except with the written permission of and in the manner permitted by the proprietors IXYS UK Westcode Ltd.

In the interest of product improvement, IXYS UK Westcode Ltd reserves the right to change specifications at any time without

Devices with a suffix code (2-letter, 3-letter or letter/digit/letter combination) added to their generic code are not necessarily subject to the conditions and limits contained in this report.

© IXYS UK Westcode Ltd.

