



# **Medium Voltage Thyristor**Types K4005EA480 and K4005EA520

## **Absolute Maximum Ratings**

|                  | VOLTAGE RATINGS                                 | MAXIMUM<br>LIMITS | UNITS |
|------------------|-------------------------------------------------|-------------------|-------|
| $V_{DRM}$        | Repetitive peak off-state voltage, (note 1)     | 4800-5200         | V     |
| $V_{DSM}$        | Non-repetitive peak off-state voltage, (note 1) | 4800-5200         | V     |
| $V_{RRM}$        | Repetitive peak reverse voltage, (note 1)       | 4800-5200         | V     |
| V <sub>RSM</sub> | Non-repetitive peak reverse voltage, (note 1)   | 4900-5300         | V     |

|                      | OTHER RATINGS                                                                                   | MAXIMUM<br>LIMITS     | UNITS            |
|----------------------|-------------------------------------------------------------------------------------------------|-----------------------|------------------|
| I <sub>T(AV)</sub>   | Mean on-state current. T <sub>sink</sub> =55°C, (note 2)                                        | 4200                  | Α                |
| $I_{T(AV)}$          | Mean on-state current. T <sub>sink</sub> =85°C, (note 2)                                        | 2965                  | Α                |
| I <sub>T(AV)</sub>   | Mean on-state current. T <sub>sink</sub> =85°C, (note 3)                                        | 1650                  | Α                |
| I <sub>T(RMS)</sub>  | Nominal RMS on-state current. T <sub>sink</sub> =25°C, (note 2)                                 | 8165                  | Α                |
| I <sub>T(d.c.)</sub> | D.C. on-state current. T <sub>sink</sub> =25°C, (note 4)                                        | 7380                  | Α                |
| I <sub>TSM</sub>     | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>RM</sub> =0.6V <sub>RRM</sub> , (note 5) | 43.2                  | kA               |
| I <sub>TSM2</sub>    | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>RM</sub> ≤10V, (note 5)                  | 47.5                  | kA               |
| l <sup>2</sup> t     | I²t capacity for fusing tp=10ms, V <sub>RM</sub> =0.6V <sub>RRM</sub> , (note 5)                | 9.33×10 <sup>6</sup>  | A <sup>2</sup> s |
| l <sup>2</sup> t     | I²t capacity for fusing t <sub>p</sub> =10ms, V <sub>RM</sub> ≤10V, (note 5)                    | 10.26×10 <sup>6</sup> | A <sup>2</sup> s |
|                      | Maximum rate of rise of on-state current (continuous), (Note 6)                                 | 200                   | A/µs             |
| di⊤/dt               | Maximum rate of rise of on-state current (repetitive), (Note 6)                                 | 400                   | A/µs             |
|                      | Maximum rate of rise of on-state current (non-repetitive), (Note 6)                             | 1000                  | A/µs             |
| $V_{RGM}$            | Peak reverse gate voltage                                                                       | 5                     | V                |
| $P_{G(AV)}$          | Mean forward gate power                                                                         | 4                     | W                |
| $P_{GM}$             | Peak forward gate power                                                                         | 50                    | W                |
| $V_{GD}$             | Non-trigger gate voltage, (Note 7)                                                              | 0.25                  | V                |
| T <sub>HS</sub>      | Operating temperature range                                                                     | -40 to +125           | °C               |
| T <sub>stg</sub>     | Storage temperature range                                                                       | -40 to +150           | °C               |

#### Notes: -

- 1) De-rating factor of 0.13% per °C is applicable for T<sub>i</sub> below 25°C.
- 2) Double side cooled, single phase; 50Hz, 180° half-sinewave.
- 3) Cathode side cooled, single phase; 50Hz, 180° half-sinewave.
- 4) Double side cooled.
- 5) Half-sinewave, 125°C T<sub>i</sub> initial.
- 6)  $V_D=67\% \ V_{DRM}, \ I_{TM}=7400A, \ I_{FG}=2A, \ t_r \le 0.5 \mu s, \ T_{case}=125 ^{\circ}C.$
- 7) Rated V<sub>DRM</sub>.



# **Characteristics**

|                  | PARAMETER                                  | MIN. | TYP.  | MAX.  | TEST CONDITIONS (Note 1)                                                                                                                                               | UNITS |
|------------------|--------------------------------------------|------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Vтм              | Maximum peak on-state voltage              | -    | -     | 2.0   | I <sub>TM</sub> =4000A                                                                                                                                                 | V     |
| $V_0$            | Threshold voltage                          | -    | -     | 1.168 |                                                                                                                                                                        | V     |
| rs               | Slope resistance                           | -    | -     | 0.209 |                                                                                                                                                                        | mΩ    |
| dv/dt            | Critical rate of rise of off-state voltage | 1000 | -     | -     | V <sub>D</sub> =80% V <sub>DRM</sub> , Linear ramp, gate o/c                                                                                                           | V/μs  |
| I <sub>DRM</sub> | Peak off-state current                     | -    | -     | 200   | Rated V <sub>DRM</sub>                                                                                                                                                 | mA    |
| $I_{RRM}$        | Peak reverse current                       | -    | -     | 200   | Rated V <sub>RRM</sub>                                                                                                                                                 | mA    |
| V <sub>GT</sub>  | Gate trigger voltage                       | -    | -     | 3.0   | T-25°C V -40V L-24                                                                                                                                                     | V     |
| l <sub>GT</sub>  | Gate trigger current                       | -    | -     | 300   | $T_{j}$ =25°C, $V_{D}$ =10V, $I_{T}$ =3A                                                                                                                               | mA    |
| lμ               | Holding current                            | -    | -     | 1000  | T <sub>j</sub> =25°C                                                                                                                                                   | mA    |
| t <sub>gd</sub>  | Gate controlled turn-on delay time         | -    | 2.2   | 3.0   | I <sub>FG</sub> =2A, t <sub>r</sub> =0.5µs, V <sub>D</sub> =60%V <sub>DRM</sub> ,                                                                                      |       |
| t <sub>gt</sub>  | Turn-on time                               | -    | 2.8   | 5.0   | I <sub>TM</sub> =2000A, di/dt=10A/μs, T <sub>j</sub> =25°C                                                                                                             | μs    |
| Q <sub>rr</sub>  | Recovered Charge                           | -    | 13500 | 18000 |                                                                                                                                                                        | μC    |
| Qra              | Recovered Charge, 50% chord                | -    | 7200  | _     | <br> I <sub>TM</sub> =2000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,                                                                                                     | μC    |
| I <sub>rm</sub>  | Reverse recovery current                   | -    | 270   | -     | V <sub>r</sub> =100V                                                                                                                                                   | Α     |
| t <sub>rr</sub>  | Reverse recovery time, 50% chord           | -    | 53    | -     |                                                                                                                                                                        | μs    |
|                  | Turn-off time                              | 600  | -     | 700   | I <sub>TM</sub> =2000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,<br>V <sub>r</sub> =100V, V <sub>dr</sub> =80%V <sub>DRM</sub> , dV <sub>dr</sub> /dt=20V/μs<br>(Note 2)  |       |
| t <sub>q</sub>   | Turn-oπ time                               | 900  | -     | 1300  | I <sub>TM</sub> =2000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,<br>V <sub>r</sub> =100V, V <sub>dr</sub> =80%V <sub>DRM</sub> , dV <sub>dr</sub> /dt=200V/μs<br>(Note 2) | μs    |
|                  |                                            | -    | -     | 0.005 | Double side cooled                                                                                                                                                     | K/W   |
| $R_{thJK}$       | Thermal resistance, junction to heatsink   | -    | -     | 0.012 | Cathode side cooled                                                                                                                                                    | K/W   |
|                  |                                            | -    | -     | 0.009 | Anode side cooled                                                                                                                                                      | K/W   |
| F                | Mounting force                             | 76   | -     | 93    | (Note 3)                                                                                                                                                               | kN    |
| Wt               | Weight                                     | -    | 1.6   | -     |                                                                                                                                                                        | kg    |

## Notes: -

- Unless otherwise stated T<sub>j</sub>=125°C.
  Standard test condition for tq dV<sub>dr</sub>/dt=200V/µs. For other dV<sub>dr</sub>/dt values please consult factory.
  For other clamp forces please consult factory.



### **Notes on Ratings and Characteristics**

#### 1.0 Voltage Grade Table

| Voltage Grade | Vdrm Vdsm Vrrm<br>V | V <sub>RSM</sub><br>V | V <sub>D</sub> V <sub>R</sub><br>DC V |
|---------------|---------------------|-----------------------|---------------------------------------|
| 48            | 4800                | 4900                  | 2880                                  |
| 52            | 5200                | 5300                  | 3120                                  |

#### 2.0 Extension of Voltage Grades

This report is applicable to other and higher voltage grades when supply has been agreed by Sales/Production.

#### 3.0 De-rating Factor

A blocking voltage de-rating factor of 0.13%/°C is applicable to this device for T<sub>i</sub> below 25°C.

## 4.0 Repetitive dv/dt

Standard dv/dt is 1000V/µs.

#### 5.0 Gate Drive

The nominal requirement for a typical gate drive is illustrated below. An open circuit voltage of at least 30V is assumed. This gate drive must be applied when using the full di/dt capability of the device.



The magnitude of  $I_{GM}$  should be between five and ten times  $I_{GT}$ , which is shown on page 2. Its duration  $(t_{p1})$  should be 20µs or sufficient to allow the anode current to reach ten times  $I_L$ , whichever is greater. Otherwise, an increase in pulse current could be needed to supply the necessary charge to trigger. The 'back-porch' current  $I_G$  should remain flowing for the same duration as the anode current and have a magnitude in the order of 1.5 times  $I_{GT}$ .

## 6.0 Rate of rise of on-state current

The maximum un-primed rate of rise of on-state current must not exceed 200A/µs at any time during turnon on a non-repetitive basis. For repetitive performance, the on-state rate of rise of current must not exceed 400A/µs at any time during turn-on. Note that these values of rate of rise of current apply to the total device current including that from any local snubber network.



#### 7.0 Computer Modelling Parameters

#### 7.1 Device Dissipation Calculations

$$I_{AV} = \frac{-V_0 + \sqrt{V_0 + 4 \cdot f f^2 \cdot r_s \cdot W_{AV}}}{2 \cdot f f^2 \cdot r_s} \qquad W_{AV} = \frac{\Delta T}{R_{th}}$$
 and: 
$$\Delta T = T_{j \max} - T_{Hs}$$

Where  $V_0=1.168V$ ,  $r_s=0.209m\Omega$ ,

 $R_{th}$  = Supplementary thermal impedance, see table below.

ff = Form factor, see table below.

| Supplementary Thermal Impedance |         |         |         |         |         |         |         |
|---------------------------------|---------|---------|---------|---------|---------|---------|---------|
| Conduction Angle                | 30°     | 60°     | 90°     | 120°    | 180°    | 270°    | d.c.    |
| Square wave Double Side Cooled  | 0.00556 | 0.00549 | 0.00543 | 0.00538 | 0.00527 | 0.00514 | 0.00500 |
| Square wave Cathode Side Cooled | 0.01292 | 0.01285 | 0.01278 | 0.01271 | 0.01259 | 0.01244 | 0.01200 |
| Sine wave Double Side Cooled    | 0.00551 | 0.00543 | 0.00537 | 0.00531 | 0.00515 |         |         |
| Sine wave Cathode Side Cooled   | 0.01286 | 0.01277 | 0.01270 | 0.01263 | 0.01245 |         |         |

| Form Factors     |      |      |      |      |      |      |      |
|------------------|------|------|------|------|------|------|------|
| Conduction Angle | 30°  | 60°  | 90°  | 120° | 180° | 270° | d.c. |
| Square wave      | 3.46 | 2.45 | 2    | 1.73 | 1.41 | 1.15 | 1    |
| Sine wave        | 3.98 | 2.78 | 2.22 | 1.88 | 1.57 |      |      |

## 7.2 Calculating V<sub>T</sub> using ABCD Coefficients

The on-state characteristic  $I_T$  vs.  $V_T$ , on page 5 is represented in two ways;

- (i) the well established Vo and rs tangent used for rating purposes and
- (ii) a set of constants A, B, C, D, forming the coefficients of the representative equation for V<sub>T</sub> in terms of I<sub>T</sub> given below:

$$V_T = A + B \cdot \ln(I_T) + C \cdot I_T + D \cdot \sqrt{I_T}$$

The constants, derived by curve fitting software, are given below for both hot and cold characteristics. The resulting values for  $V_T$  agree with the true device characteristic over a current range, which is limited to that plotted.

|   | 25°C Coefficients         |   | 125°C Coefficients        |
|---|---------------------------|---|---------------------------|
| Α | 1.683769                  | Α | 0.705645                  |
| В | -0.075056                 | В | 0.033959                  |
| С | 1.265907x10 <sup>-4</sup> | С | 1.774236x10 <sup>-4</sup> |
| D | 4.878457x10 <sup>-3</sup> | D | 4.804952x10 <sup>-3</sup> |



# 7.3 D.C. Thermal Impedance Calculation

$$r_{t} = \sum_{p=1}^{p=n} r_{p} \cdot \left(1 - e^{\frac{-t}{\tau_{p}}}\right)$$

Where p = 1 to n, n is the number of terms in the series and:

t = Duration of heating pulse in seconds.

r, = Thermal resistance at time t.

 $r_p$  = Amplitude of  $p_{th}$  term.  $\tau_p$  = Time Constant of  $r_{th}$  term.

|                     | D.C. Double Side Cooled   |                           |                           |  |  |  |
|---------------------|---------------------------|---------------------------|---------------------------|--|--|--|
| Term                | 1                         | 2                         | 3                         |  |  |  |
| rp                  | 2.761048×10 <sup>-3</sup> | 1.738044×10 <sup>-3</sup> | 5.209655×10 <sup>-4</sup> |  |  |  |
| $	au_{\mathcal{D}}$ | 0.8332002                 | 0.1416775                 | 0.01436119                |  |  |  |

|                     | D.C. Cathode Side Cooled   |                           |                           |  |  |  |
|---------------------|----------------------------|---------------------------|---------------------------|--|--|--|
| Term                | 1                          | 2                         | 3                         |  |  |  |
| $r_p$               | 9.855141 ×10 <sup>-3</sup> | 1.983482×10 <sup>-3</sup> | 4.775474×10 <sup>-4</sup> |  |  |  |
| $	au_{\mathcal{P}}$ | 4.147275                   | 0.1396446                 | 0.0116827                 |  |  |  |



## **Curves**

Figure 1 - On-state characteristics of Limit device



Figure 2 - Transient Thermal Impedance



Figure 3 - Gate Characteristics - Trigger Limits



Figure 4 - Gate Characteristics - Power Curves





Figure 5 - Recovered Charge, Qrr



Figure 6 - Recovered charge, Qra (50% chord)



Figure 7 - Reverse recovery current, Irm



Figure 8 – Reverse recovery time, t<sub>rr</sub>





Figure 9 – On-state current vs. Power dissipation – Double Side Cooled (Sine wave)



Figure 10 – On-state current vs. Heatsink temperature - Double Side Cooled (Sine wave)



Figure 11 – On-state current vs. Power dissipation – Double Side Cooled (Square wave)



Figure 12 – On-state current vs. Heatsink temperature - Double Side Cooled (Square wave)





Figure 13 – On-state current vs. Power dissipation – Cathode Side Cooled (Sine wave)



Figure 14 – On-state current vs. Heatsink temperature - Cathode Side Cooled (Sine wave)



Figure 15 – On-state current vs. Power dissipation – Cathode Side Cooled (Square wave)



Figure 16 – On-state current vs. Heatsink temperature - Cathode Side Cooled (Square wave)











## **Outline Drawing & Ordering Information**



Typical order code:  $K4005EA480 - 4800V V_{DRM}$ ,  $V_{RRM}$ ,  $1000V/\mu s dv/dt$ , 26mm clamp height capsule.

# IXYS Long Beach Inc

2500 Mira Mar Avenue 2500 Mira Mar Avenue Long Beach CA 90815 USA Tel: +1 (562) 296 6584 Fax: +1 (562) 296 6585

Email:www.powerstacksus@littelfuse.com



#### IXYS UK Westcode Ltd

Langley Park Way, Langley Park, Chippenham, Wiltshire, SN15 1GE. Tel: +44 (0)1249 455500 Fax: +44 (0)1249 659448

E-mail:

https://www.littelfuse.com/contactus.a spx

## www.littelfuse.com

## https://www.littelfuse.com/products/power-semiconductors/high-power.aspx

The information contained herein is confidential and is protected by Copyright. The information may not be used or disclosed except with the written permission of and in the manner permitted by the proprietors IXYS UK Westcode Ltd.

© IXYS UK Westcode Ltd.

In the interest of product improvement, IXYS UK Westcode reserves the right to change specifications at any time without prior

Devices with a suffix code (2-letter, 3-letter or letter/digit/letter combination) added to their generic code are not necessarily subject to the conditions and limits contained in this report.





Disclaimer Notice - Information furnished is believed to be accurate and reliable. However, users should independently evaluate the suitability of and test each product selected for their own applications. Littelfuse products are not designed for, and may not be used in, all applications. Read complete Disclaimer Notice at <a href="https://www.littelfuse.com/disclaimer-electronics.">www.littelfuse.com/disclaimer-electronics.</a>