

| BV <sub>DSX</sub> /<br>BV <sub>DGX</sub> | R <sub>DS(on)</sub><br>(max) | I <sub>DSS</sub> (min) | Package |
|------------------------------------------|------------------------------|------------------------|---------|
| 600V                                     | $44\Omega$                   | 100mA                  | SOT-223 |

### **Features**

 High Breakdown Voltage: 600V On-Resistance: 44Ω max. at 25°C Low V<sub>GS(off)</sub> Voltage: -1.4 to -3.1V
 High Input Impedance

• Small Package Size: SOT-223

# **Applications**

- Current Regulator
- Normally-On Switches
- Solid State Relays
- Converters
- Telecommunications
- Power Supply

## **Description**

The CPC3960 is a 600V, N-channel, depletion-mode, Field Effect Transistor (FET) created using IXYS Integrated Circuits Division's proprietary vertical DMOS process. Yielding a robust device with high input impedance, this process enables world class, high voltage MOSFET performance with an economical silicon gate architecture.

As with all MOS devices, the FET structure prevents thermal runaway and thermal-induced secondary breakdown, which makes the CPC3960 ideal for use in high-power applications.

The CPC3960 is a highly reliable FET device that has been used extensively in IXYS Integrated Circuits Division's Solid State Relays for industrial and telecommunications applications.

The CPC3960 is available in the SOT-223 package.

## **Ordering Information**

| Part #     | Description                        |
|------------|------------------------------------|
| CPC3960ZTR | SOT-223: Tape and Reel (1000/Reel) |

# **Package Pinout**



# **Circuit Symbol**











# Absolute Maximum Ratings @ 25°C

| Parameter                     | Ratings     | Units |  |  |
|-------------------------------|-------------|-------|--|--|
| Drain-to-Source Voltage       | 600         | V     |  |  |
| Gate-to-Source Voltage        | ±15         | V     |  |  |
| Pulsed Drain Current          | 150         | mA    |  |  |
| Total Package Dissipation 1   | 1.8         | W     |  |  |
| Operational Temperature       | -55 to +125 | °C    |  |  |
| Junction Temperature, Maximum | +125        | °C    |  |  |
| Storage Temperature           | -55 to +125 | °C    |  |  |

excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.

Absolute Maximum Ratings are stress ratings. Stresses in

# **Electrical Characteristics @ 25°C (Unless Otherwise Noted)**

| Parameter                                       | Symbol                    | Conditions                                                          | Min  | Тур  | Max  | Units  |
|-------------------------------------------------|---------------------------|---------------------------------------------------------------------|------|------|------|--------|
| Drain-to-Source Breakdown Voltage               | BV <sub>DSX</sub>         | $V_{GS} = -5.5V, I_{D} = 100 \mu A$                                 | 600  | -    | -    | V      |
| Gate-to-Source Off Voltage                      | V <sub>GS(off)</sub>      | $V_{DS} = 15V, I_{D} = 1\mu A$                                      | -1.4 | -    | -3.1 | V      |
| Change in V <sub>GS(off)</sub> with Temperature | dV <sub>GS(off)</sub> /dT | $V_{DS} = 15V, I_{D} = 1\mu A$                                      | -    | -    | 4.5  | mV/°C  |
| Gate Body Leakage Current                       | I <sub>GSS</sub>          | $V_{GS}=\pm 15V, V_{DS}=0V$                                         | -    | -    | 100  | nA     |
| Drain-to-Source Leakage Current                 | I <sub>D(off)</sub>       | V <sub>GS</sub> = -5.5V, V <sub>DS</sub> =600V                      | -    | -    | 1    | μΑ     |
| Saturated Drain-to-Source Current               | I <sub>DSS</sub>          | V <sub>GS</sub> = 0V, V <sub>DS</sub> =15V                          | 100  | -    | -    | mA     |
| Static Drain-to-Source On-State Resistance      | R <sub>DS(on)</sub>       | V <sub>GS</sub> = 0V, I <sub>D</sub> =100mA, V <sub>DS</sub> =10V   | -    | -    | 44   | Ω      |
| Change in R <sub>DS(on)</sub> with Temperature  | dR <sub>DS(on)</sub> /dT  | V <sub>GS</sub> = 0V, I <sub>D</sub> =100IIIA, V <sub>DS</sub> =10V | -    | -    | 2.5  | %/°C   |
| Forward Transconductance                        | G <sub>fs</sub>           | $I_{\rm D} = 50  \rm mA,  V_{\rm DS} = 10  \rm V$                   | 100  | -    | -    | m℧     |
| Input Capacitance                               | C <sub>ISS</sub>          | V <sub>GS</sub> = -3.5V                                             |      | 100  |      |        |
| Common Source Output Capacitance                | C <sub>OSS</sub>          | V <sub>DS</sub> = 25V                                               | -    | 6.8  | -    | pF     |
| Reverse Transfer Capacitance                    | C <sub>RSS</sub>          | f= 1MHz                                                             |      | 4.2  |      |        |
| Source-Drain Diode Voltage Drop                 | V <sub>SD</sub>           | V <sub>GS</sub> = -5V, I <sub>SD</sub> =150mA                       | -    | 0.72 | 1    | V      |
| Thermal Resistance                              |                           |                                                                     |      |      |      |        |
| Junction to Ambient                             | $\Theta_{JA}$             | -                                                                   | -    | 55   | -    | °C/W   |
| Junction to Case                                | $\Theta_{\sf JC}$         | -                                                                   | -    | 23   | -    | - C/VV |

<sup>&</sup>lt;sup>1</sup> Mounted on 1"x1" 2 oz. Copper FR4 board.



# PERFORMANCE DATA @ 25°C (Unless Otherwise Noted)\*



<sup>\*</sup>The Performance data shown in the graphs above is typical of device performance. For guaranteed parameters not indicated in the written specifications, please contact our application department.



## **Manufacturing Information**

## **Moisture Sensitivity**

All plastic encapsulated semiconductor packages are susceptible to moisture ingression. IXYS Integrated Circuits Division classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, IPC/JEDEC J-STD-020, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL) rating** as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.

| Device   | Moisture Sensitivity Level (MSL) Rating |  |  |
|----------|-----------------------------------------|--|--|
| CPC3960Z | MSL 1                                   |  |  |

### **ESD Sensitivity**



This product is ESD Sensitive, and should be handled according to the industry standard JESD-625.

#### **Reflow Profile**

This product has a maximum body temperature and time rating as shown below. All other guidelines of **J-STD-020** must be observed.

| Device   | Maximum Temperature x Time |  |  |
|----------|----------------------------|--|--|
| CPC3960Z | 260°C for 30 seconds       |  |  |

#### **Board Wash**

IXYS Integrated Circuits Division recommends the use of no-clean flux formulations. However, board washing to remove flux residue is acceptable, and the use of a short drying bake may be necessary. Chlorine-based or Fluorine-based solvents or fluxes should not be used. Cleaning methods that employ ultrasonic energy should not be used.









### **Mechanical Dimensions**

## **CPC3960Z**



#### **PCB Land Pattern**



<u>Dimensions</u> mm MIN / mm MAX (inches MIN / inches MAX)

## CPC3960ZTR Tape & Reel



#### For additional information please visit our website at: www.ixysic.com

IXYS Integrated Circuits Division makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in IXYS Integrated Circuits Division's Standard Terms and Conditions of Sale, IXYS Integrated Circuits Division assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of IXYS Integrated Circuits Division's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. IXYS Integrated Circuits Division reserves the right to discontinue or make changes to its products at any time without notice.

| The infor                            | mation below                                                                                       | / supercede          | s any prev          | iously preser           | nted material           |
|--------------------------------------|----------------------------------------------------------------------------------------------------|----------------------|---------------------|-------------------------|-------------------------|
|                                      |                                                                                                    |                      |                     |                         |                         |
|                                      | information please vi                                                                              | sit our website at:  | https://www.lit     | telfuse.com             |                         |
| Disclaimer Notice evaluate the suit. | Littelfuse Technology  e - Information furnishe ability of and test each used in, all applications | product selected for | their own applicati | ons. Littelfuse product | s are not designed for, |