

Expertise Applied | Answers Delivered

# **LF2136B**

#### 3-Phase Half Bridge Gate Driver

#### **Features**

- Three floating high-side drivers in bootstrap operation to 600V
- 200mA source / 350mA sink output current capability
- Outputs tolerant to negative transients, dV/dt immune
- Wide VCC operating range: 10V to 20V
- Logic input 3.3V capability
- Internal deadtime of 290ns to protect MOSFETs
- Matched propagation delay for all channels
- Outputs out of phase with inputs
- Schmitt triggered logic inputs
- Cross conduction prevention logic
- Under Voltage Lockout (UVLO) for all channels
- Overcurrent protection shuts down drivers

#### **Applications**

- 3-Phase Motor Inverter Driver
- White Goods Air Conditioner, Washing Machine, Refrigerator
- Industrial Motor Inverter Power Tools, Robotics
- General Purpose 3-Phase Inverter

#### **Description**

LF2136B is a three-phase gate driver IC designed for high voltage, high speed applications, driving N-channel MOSFETs and IGBTs in a half-bridge configuration. The high voltage process enables the LF2136B high sides to switch up to 600V in a bootstrap operation.

LF2136B logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices and are enabled low to better function in high noise environments. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction.

LF2136B offers numerous protection functions. A shoot-through protection logic prevents both outputs being high with both inputs low (fault state), an under-voltage lockout (UVLO) for V<sub>cc</sub> shuts down all drivers through an internal fault control, while a UVLO for  $V_{gs}$  shuts down the respective high side output. Additionally an overcurrent protection will terminate all six outputs. Both the V<sub>cc</sub> UVLO and the overcurrent protection activate an automatic fault clear with a timing that is adjustable with an external capacitor.

LF2136B is offered in an SOIC-28 package and operates over an extended temperature range of -40 °C to +125 °C.

### **Ordering Information**

| Part#     | Package | Pack / Qty | MARK                      |
|-----------|---------|------------|---------------------------|
| LF2136BTR | SOIC-28 | T&R / 1500 | YYWW<br>LF2136B<br>LOT ID |



**SOIC-28** 











### 3-Phase Half Bridge Gate Driver

### **Typical Application**







### 3-Phase Half Bridge Gate Driver

### 1 Specifications

#### 1.1 Pin Diagrams



**Top View: SOIC-28** 





# 3-Phase Half Bridge Gate Driver

#### **1.2 Pin Descriptions**

| Pin#       | Pin Name                                          | Pin Type   | Pin Description                                                                     |
|------------|---------------------------------------------------|------------|-------------------------------------------------------------------------------------|
| 1          | V <sub>cc</sub>                                   | Power      | Low-side and logic fixed supply                                                     |
| 2, 3, 4    | HIN1*, HIN2*, HIN3*                               | Input      | Logic input for high-side gate driver output, out of phase with HO.                 |
| 5, 6, 7    | LIN1*, LIN2*, LIN3*                               | Input      | Logic input for low-side gate driver output, out of phase with LO.                  |
| 8          | FO*                                               | Output     | Fault active low with open drain output (fault with over-current and $V_{cc}$ UVLO) |
| 9          | I <sub>TRIP</sub>                                 | Input      | Analog input for over-current shutdown                                              |
| 10         | EN                                                | Input      | Logic input for functionality, I/O logic functions when EN is high.                 |
| 11         | RCIN                                              | Input      | An external RC network input used to define FAULT CLEAR delay                       |
| 12         | V <sub>ss</sub>                                   | Power      | Logic ground                                                                        |
| 13         | СОМ                                               | Power      | Low-side driver return                                                              |
| 14, 15, 16 | LO3, LO2, LO1                                     | Output     | Low-side gate driver output                                                         |
| 17, 21, 25 | NC                                                | No Connect | Not Connected internally                                                            |
| 18, 22, 26 | V <sub>S3</sub> ,V <sub>S2</sub> ,V <sub>S1</sub> | Power      | High-side floating supply return                                                    |
| 19, 23, 27 | HO3, HO2, HO1                                     | Output     | High-side gate driver output                                                        |
| 20, 24, 28 | $V_{B3}, V_{B2}, V_{B1}$                          | Power      | High-side floating supply                                                           |





### 3-Phase Half Bridge Gate Driver

#### 1.3 Absolute Maximum Ratings

| Parameter                                | Symbol              | Min                  | Max                  | Unit |
|------------------------------------------|---------------------|----------------------|----------------------|------|
| High-side floating supply voltage        | V <sub>B</sub>      | -0.3                 | +624                 | V    |
| High-side floating supply offset voltage | V <sub>s</sub>      | V <sub>B</sub> -24   | V <sub>B</sub> +0.3  | V    |
| High- side floating output voltage       | V <sub>HO</sub>     | V <sub>s</sub> -0.3  | V <sub>B</sub> +0.3  | V    |
| Low-side output voltage                  | V <sub>LO</sub>     | -0.3                 | V <sub>cc</sub> +0.3 | V    |
| Offset supply voltage transient          | dV <sub>s</sub> /dt |                      | 50                   | V/ns |
| Low-side fixed supply voltage            | V <sub>cc</sub>     | -0.3                 | +24                  | V    |
| Input voltage (HIN*, LIN*, ITRIP , EN )  | V <sub>IN</sub>     | V <sub>ss</sub> -0.3 | V <sub>ss</sub> +5.5 | V    |
| Fault output voltage                     | V <sub>FO*</sub>    | V <sub>ss</sub> -0.3 | V <sub>cc</sub> +0.3 | V    |
| Logic Ground                             | V <sub>ss</sub>     | -5                   | 5                    | V    |
| Package power dissipation                | P <sub>D</sub>      |                      | 1.6                  | W    |
| Junction Operating Temperature           | T,                  |                      | +150                 | °C   |
| Storage Temperature                      | T <sub>STG</sub>    | -55                  | +150                 | °C   |

Unless otherwise specified all voltages are referenced to COM . All electrical ratings are at  $T_A = 25$  °C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 1.4 Thermal Characteristics

| Parameter           | Symbol          | Rating | Unit |
|---------------------|-----------------|--------|------|
| Junction to ambient | 0 <sub>JA</sub> | 78     | °C/W |

Thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.





# 3-Phase Half Bridge Gate Driver

#### **1.5 Recommended Operating Conditions**

| Parameter                                | Symbol            | Minimum             | Maximum            | Unit |
|------------------------------------------|-------------------|---------------------|--------------------|------|
| High side floating supply voltage        | V <sub>B</sub>    | V <sub>s</sub> + 10 | V <sub>s</sub> +20 | V    |
| High side floating supply offset voltage | V <sub>s</sub>    | NOTE1               | 600                | V    |
| High side floating output voltage        | V <sub>HO</sub>   | V <sub>s</sub>      | V <sub>B</sub>     | V    |
| Low side and logic fixed supply voltage  | V <sub>cc</sub>   | 10                  | 20                 | V    |
| Low side output voltage                  | V <sub>LO</sub>   | СОМ                 | V <sub>cc</sub>    | V    |
| Input voltage (HIN*, LIN*, ITRIP, EN)    | V <sub>IN</sub>   | V <sub>ss</sub>     | V <sub>ss</sub> +5 | V    |
| Fault output Voltage                     | V <sub>FO*</sub>  | V <sub>ss</sub>     | V <sub>cc</sub>    | V    |
| RCIN input voltage                       | V <sub>RCIN</sub> | V <sub>ss</sub>     | V <sub>cc</sub>    | V    |
| Logic Ground                             | V <sub>ss</sub>   | -5                  | 5                  | V    |

Unless otherwise specified all voltages are referenced to COM

**NOTE1** High-side driver remains operational for  $V_s$  transients down to -5V





### 3-Phase Half Bridge Gate Driver

#### 1.6 DC Electrical Characteristics

 $V_{\text{CC}}\!\!=\!V_{\text{BS}}\!=\!15\text{V},~T_{\text{A}}\!=\!25~^{\circ}\text{C}~\text{and}~V_{\text{SS}}\!\!=\!V_{\text{COM}}\!=\!0\text{V}$  , unless otherwise specified.

The  $V_{\rm IN}$  and  $I_{\rm IN}$  parameters are applicable to all six channels (HIN1,2,3\* and LIN1,2,3\*). The  $V_{\rm O}$  and  $I_{\rm O}$  parameters are applicable to the outputs (HO1,2,3 and LO1,2,3) and are referenced to COM.

| Parameter                                                       | Symbol                                       | Conditions                                      | Min | Тур  | Max | Unit |
|-----------------------------------------------------------------|----------------------------------------------|-------------------------------------------------|-----|------|-----|------|
| Logic "1" input voltage                                         | V <sub>IH</sub>                              | NOTE2                                           | 2.4 |      |     |      |
| Logic "0" input voltage                                         | V <sub>IL</sub>                              |                                                 |     |      | 0.8 |      |
| Logic input voltage hysteresis                                  | V <sub>IN(HYS)</sub>                         |                                                 |     | 0.7  |     | V    |
| High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub>   | V <sub>OH</sub>                              | I <sub>o</sub> = 0mA                            |     |      | 0.1 |      |
| Low level output voltage, V <sub>o</sub>                        | V <sub>OL</sub>                              | I <sub>o</sub> = 0mA                            |     |      | 0.1 |      |
| Offset supply leakage current                                   | I <sub>LK</sub>                              | $V_B = VS = 600V$                               |     |      | 10  |      |
| Quiescent V <sub>BS</sub> supply current                        | I <sub>BSQ</sub>                             | V <sub>IN</sub> = 0V or 5V, EN=0V               | 10  | 85   | 130 | μΑ   |
| Quiescent V <sub>cc</sub> supply current                        | I <sub>ccq</sub>                             | V <sub>IN</sub> = 0V or 5V, EN=0V               |     | 1.1  | 1.6 | mA   |
| Driver logic "0" input bias current                             | I <sub>IN+</sub>                             | V <sub>IN</sub> = 0V                            |     | 130  | 200 |      |
| Driver logic "1" input bias current                             | I <sub>IN-</sub>                             | V <sub>IN</sub> = 5V                            |     | 3.0  | 20  | μΑ   |
| Enable logic "1" input bias current                             | I <sub>EN+</sub>                             | V <sub>EN</sub> = 5V                            |     | 33   | 80  | μΑ   |
| Enable logic "0" input bias current                             | I <sub>EN-</sub>                             | V <sub>EN</sub> = 0V                            |     |      | 2   | μΑ   |
| $V_{\rm BS}$ and $V_{\rm CC}$ UVLO off positive going threshold | V <sub>BSUV+</sub> , V <sub>CCUV+</sub>      |                                                 | 7.6 | 8.9  | 9.9 |      |
| $V_{BS}$ and $V_{CC}$ UVLO enable negative going threshold      | V <sub>BSUV-</sub> V <sub>CCUV-</sub>        |                                                 | 7.1 | 8.3  | 9.4 | V    |
| V <sub>BS</sub> and V <sub>CC</sub> UVLO hysteresis             | $V_{\text{BSUV(HYS)}}, V_{\text{CCUV(HYS)}}$ |                                                 |     | 0.65 |     |      |
| Output high short circuit pulsed current                        | I <sub>O+</sub>                              | $V_0 = 0V, t \le 10 \mu s$                      | 120 | 200  |     |      |
| Output low short circuit pulsed current                         | I <sub>O-</sub>                              | $V_0 = 15V, t \le 10 \ \mu s$                   | 250 | 350  |     | mA   |
| Overcurrent detect positive threshold                           | V <sub>ITRIP+</sub>                          |                                                 | 400 | 500  | 600 | mV   |
| Overcurrent detect negative threshold                           | V <sub>ITRIP-</sub>                          |                                                 | 340 | 420  | 500 | mV   |
| ITRIP input bias current                                        | I <sub>ITRIP</sub>                           | V <sub>ITRIP</sub> =1V                          |     | 11   | 16  | μΑ   |
| RCIN Positive going threshold voltage                           | V <sub>RCIN+</sub>                           |                                                 | 7.0 | 8.4  | 9.8 | V    |
| RCIN Negative going threshold voltage                           | V <sub>RCIN-</sub>                           |                                                 |     | 5    |     | V    |
| FO* logic low output voltage                                    | V <sub>FO*L</sub>                            | V <sub>ITRIP</sub> =1V, I <sub>FO*</sub> =1.5mA |     | 0.2  | 0.5 | V    |
| RCIN On resistance                                              | R <sub>ON(RCIN)</sub>                        | I <sub>RCIN</sub> =1.5mA                        | 40  | 75   | 110 | Ω    |
| FO* logic low output on-resistance                              | R <sub>ON(FO*)</sub>                         | I <sub>FO*</sub> =1.5mA                         | 80  | 130  | 180 | Ω    |

**NOTE2** For optimal operation, it is highly recommended that the input pulse (HIN1,2,3\* and LIN1,2,3\*) should have a minimum amplitude of 2.4V with a minimum pulse width of 600ns.





# 3-Phase Half Bridge Gate Driver

#### 1.7 AC Electrical Characteristics

 $V_{CC} = V_{BS} = 15V$ ,  $T_A = 25$  °C,  $C_L = 1000$  pF, and  $V_{SS} = V_{COM} = 0$ V unless otherwise specified.

| Parameter                                                 | Symbol              | Conditions                                   | Min | Typical | Max | Unit |
|-----------------------------------------------------------|---------------------|----------------------------------------------|-----|---------|-----|------|
| Turn-on propogation delay                                 | t <sub>on</sub>     | $V_s = 0V$                                   | 200 | 330     | 460 |      |
| Turn-off propogation delay                                | t <sub>off</sub>    | $V_s = 0V$                                   | 200 | 330     | 460 |      |
| Turn-on rise time                                         | t <sub>r</sub>      |                                              |     | 90      | 150 | ns   |
| Turn-off fall time                                        | t <sub>f</sub>      | $V_s = 0V$                                   |     | 35      | 60  |      |
| Propogation delay matching                                | t <sub>DM</sub>     |                                              |     |         | 50  | ns   |
| Enable low to output shutdown delay                       | t <sub>EN</sub>     |                                              | 225 | 330     | 425 | ns   |
| ITRIP Pin leading-edge blanking time                      | t <sub>BLT</sub>    |                                              | 200 | 300     | 400 | ns   |
| ITRIP to FO* propagation delay                            | t <sub>FLT</sub>    | V <sub>ITRIP</sub> = 1V                      | 320 | 550     | 760 | ns   |
| ITRIP all gate outputs off propagation delay              | t <sub>ITRIP</sub>  | V <sub>ITRIP</sub> = 1V All outputs          | 380 | 615     | 820 | ns   |
| Input filtering time<br>(HIN*, LIN*, EN)                  | t <sub>FLTIN</sub>  |                                              |     | 250     |     | ns   |
| Fault clear delay                                         | t <sub>FLTCLR</sub> | $C_{RCIN} = 1$ nF, $R_{RCIN} = 2$ M $\Omega$ |     | 1.6     |     | ms   |
| Deadtime                                                  | t <sub>DT</sub>     |                                              | 200 | 290     | 420 | ns   |
| Deadtime matching                                         | t <sub>DTM</sub>    |                                              |     |         | 50  | ns   |
| Output pulse width matching $t_{PM} =  t_{IN} - t_{OUT} $ | t <sub>PM</sub>     | $t_{IN}>1\mu s$                              |     | 50      | 75  | ns   |



### 3-Phase Half Bridge Gate Driver

### **2 Functional Specifications**

#### 2.1 Functional Block Diagram





### 3-Phase Half Bridge Gate Driver

#### 2.2 Timing Waveforms

Figure 1. Input-to-Output Delay Timing Diagram



Figure 2. Deadtime Waveform Diagram



# 3-Phase Half Bridge Gate Driver

Figure 3. Input to Output Logic Diagram



Figure 4. Overcurrent Timing Diagram



### 3-Phase Half Bridge Gate Driver

#### 2.3 Application Information



Figure 5. LF2136B in a 3 phase motor drive application.

- RRG1 RRG6 values are typically between  $0\Omega$  and  $10\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $10\Omega$  is used in this example.
- It is **highly recommended** that the input pulse (to HINx\* and LINx\*) should have minimum amplitude of 2.4V with a minimum pulse width of 600ns.
- RG1 RG6 values are typically between  $20\Omega$  and  $100\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $50\Omega$  is used in this example.
- RBS1 RBS3 values are typically between  $3\Omega$  and  $20\Omega$ , exact value depending on bootstrap capacitor value and amount of current limiting required for bootstrap capacitor charging;  $10\Omega$  is used in this example. Also DB1 DB3 should be an ultra fast diode of 1A rating minimum and voltage rating greater than system operating voltage.





### 3-Phase Half Bridge Gate Driver

#### 3 Manufacturing Information

#### 3.1 Moisture Sensitivity

All plastic encapsulated semiconductor packages are susceptible to moisture ingression. Littelfuse Integrated Circuits Division classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, IPC/JEDEC J-STD-020, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL)** rating as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.

| Device  | Moisture Sensitivity Level (MSL) Classification |
|---------|-------------------------------------------------|
| LF2136B | MSL3                                            |

#### 3.2 ESD Sensitivity



This product is ESD Sensitive, and should be handled according to the industry standard JESD-625.

#### 3.3 Reflow Profile

Provided in the table below is the IPC/JEDEC J-STD-020 Classification Temperature ( $T_c$ ) and the maximum dwell time the body temperature of these surface mount devices may be ( $T_c$  - 5)°C or greater. The Classification Temperature sets the Maximum Body Temperature allowed for these devices during reflow soldering processes.

| Device  | Classification<br>Temperature(Tc) | Dwell Time (tp) | Max<br>Reflow Cycles |
|---------|-----------------------------------|-----------------|----------------------|
| LF2136B | 260°C                             | 30 seconds      | 3                    |













### 3-Phase Half Bridge Gate Driver

#### 3.4 Board Wash

Littelfuse recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to halide flux or solvents.













### 3-Phase Half Bridge Gate Driver

#### 4 Package Dimensions: SOIC-28





Section B-B

| SYMBOL | N        | <b>IILLIMETE</b> | R     |
|--------|----------|------------------|-------|
|        | MIN      | NOM              | MAX   |
| Α      | •        | -                | 2.65  |
| A1     | 0.10     | -                | 0.30  |
| A2     | 2.25     | 2.30             | 2.35  |
| A3     | 0.97     | 1.02             | 1.07  |
| b      | 0.39     | -                | 0.48  |
| b1     | 0.38     | 0.41             | 0.43  |
| С      | 0.25     | -                | 0.31  |
| c1     | 0.24     | 0.25             | 0.26  |
| D      | 17.80    | 18.00            | 18.20 |
| D1     | 11.90    | 12.00            | 12.10 |
| Е      | 10.10    | 10.30            | 10.50 |
| E1     | 7.30     | 7.50             | 7.70  |
| е      | 1.27 BSC |                  |       |
| L      | 0.70     | -                | 1.00  |
| L1     | ·        | 1.40 BSC         | ·     |
| θ      | 0°       | -                | 8°    |

#### PCB Land Pattern



### **Important Notice**

Disclaimer Notice - Information furnished is believed to be accurate and reliable. However, users should independently evaluate the suitability of and test each product selected for their own applications. Littelfuse products are not designed for, and may not be used in, all applications. Read complete Disclaimer Notice at <a href="https://www.littelfuse.com/disclaimer-electronics">https://www.littelfuse.com/disclaimer-electronics</a>.

Specification: DS-LF2136B\_R02 ©Copyright 2022, Littelfuse, Inc. All rights reserved. Printed in USA. 4/4/2022



